1 / 19

Low Noise Dc to DC Converters for the sLHC Experiments

Low Noise Dc to DC Converters for the sLHC Experiments. TWEPP 2010 Aachen, Germany 21/9/2010. B.Allongue , G.Blanchot , F.Faccio , C.Fuentes , S.Michelis , S.Orlandi CERN – PH-ESE. Outline. DCDC based powering scheme. DCDC development status.

afra
Download Presentation

Low Noise Dc to DC Converters for the sLHC Experiments

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Low Noise Dc to DC Converters for the sLHC Experiments TWEPP 2010 Aachen, Germany 21/9/2010 • B.Allongue, G.Blanchot, F.Faccio, C.Fuentes, S.Michelis, S.Orlandi CERN – PH-ESE G. Blanchot, PH/ESE

  2. Outline • DCDC based powering scheme. • DCDC development status. • Compatibility of DCDC with front-end systems. • Noise optimized DCDC Plug-in-Boards. • Shielding and radiated magnetic field. • Performance of AMIS2-PIB using radtol ASIC. • Performance of SM01B-PIB using commercial chip. • Conclusions. G. Blanchot, PH/ESE

  3. Distribution scheme example (ATLAS Short Strip concept) Module/Stave 10-12V SCand optoelectronics Module 2 Converter stage2 on-chip • Scheme based on 2 conversion stages: • Stage 1: On Module Buck DC/DC • Stage 2: On Chip Switched Capacitor Identified integration issues: • Radiated magnetic field from stage 1 DC/DC. • Board layout, coil topologies, shields • High noise susceptibility of modules. • System tests with hybrids • Board area, material budget on stage 1 DC/DC. • ASIC development, compact layout. Detector Hybrid controller Intermediate voltage bus(ses) 10-12V Converter stage 1 block G. Blanchot, PH/ESE

  4. Package QFN48 Package QFN48 Package QFN32 7 mm 7 mm 5 mm 7 mm 7 mm 5 mm DCDC Development Status • Critical achievements: • Radiation tolerant technologies have been selected. • Buck converter ASIC prototypes have been produced and tested • Air core inductors topology has been selected. • Standard buck converter prototypes have been produced, tested and used with systems. • Radiation tolerant buck converter prototypes using ASICs have been produced. Coils optimization Radiation tolerant ASICs AMIS2 DCDC Prototypes IHP1 IHP2: IHP Technology still under development G. Blanchot, PH/ESE

  5. Buck Converter A B C • Identification of main noise sources: • Switched voltage at node area N3 = Vin at switch frequency + harmonics. • On-time switching loop “A” = uprising current. • Off-timeswitching loop “B” = down-rising current. • Transition-time loop “C” = fast current transition inside switches. • Magnetic field emitted by the main coil L= triangular current. • These noise sources originate noise currents within the DCDC board that in turn radiate fields along cables and interconnections. G. Blanchot, PH/ESE

  6. Noise reduction in DC/DCs • DCDC optimization: • Voltage nodes and current loop areas have been reduced significantly. • The subsequent reduction in radiated noise results in reduction of conducted noise along cables. ISL6540 Proto5 • The noise level is characterized on a reference test stand: • The noise level has been considerably reduced on DCDC prototypes that used an Intersil ISL6540 controller and air core coils. • Very good performance was achieved in Proto5. • Equally good performance was achieved using the AMIS2 ASIC. • This level of performance was however not enough for the sensitive trackers front-end electronics and detectors. AMIS2 QFN48 Test Board ISL6540 Proto2 ISL6540 Proto3 G. Blanchot, PH/ESE

  7. Proto5 with UniGe Module Position of hybrids Conducted noise test Measurements performed with the help of Sergio Gonzalez from the University of Geneva. Radiated noise at corner The susceptibility against radiated fields of the UniGe module was measured using the Proto5 DCDC. Reference noise: ENC Average: 560 ENC Sigma: 32 G. Blanchot, PH/ESE Radiated noise on top of hybrid

  8. Proto5 on UniGe Module • Proto5, shielded coil: ENC Sigma • Reference: 560 32 • Conducted: 571 33 • Radiated Corner: 583 35 • Radiated Top: 930 176 • VCC and VDD powered from the same DCDC converter, without regulator on VCC. • The system is insensitive to the conducted noise of the converters. • High noise is observed when the DCDC is very close of the hybrids: susceptibility to radiated couplings. Conducted noise test Radiated noise at corner Radiated noise on top of hybrid G. Blanchot, PH/ESE

  9. Radiated fields susceptibility measured at Liverpool Shielded 3cm probe, 12 MHz, 6mA DCDC Edge Position Shielded DCDC Edge Position Noise Reference = 650 electrons • Noise increases on all channels. • B field coupling only. • Noise increases on all channels (all above 1000 electrons) due to B field. • Alternating pattern due to E field. • No global increase: B field is shielded. • Alternating pattern on two first chips: some E field remains, probably due to leaking E field. Radiated fields need therefore to be mitigated further on. G. Blanchot, PH/ESE

  10. Noise Optimized Plug-in-Boards • New generation of DCDC plug-in board to be used with systems: • A form factor compatible with front-end systems under development now. • More compact design. • Power interface: connector or bonds. • In some cases: control logic. • Better control of the noise sources for lower conducted and radiated couplings: • Understanding of how electromagnetic fields are emitted from power loops and switching nodes. • The reduction of radiated fields will result in reduced conducted noise. • Introduction of an electromagnetic shield: • to cancel E field couplings with front-end systems. • to mitigate the radiated B field down to compatible levels . • A thermal interface must be provided for cooling. • 3 different DCDC-PIB have been designed and produced: • AMIS2_DCDC: 2 versions with AMIS2 radiation tolerant ASIC, implementing noise cancellation techniques. • 10V down to 2.5V, rated for 2A. • The noise optimization method is explained by Cristian Fuentes at the Power WG. • SM01B: 1 version using a commercially available buck converter chip similar to AMIS2 • 10V down to 2.5V rated 5A for the 0.25um ABCN modules in use today. • Another DCDC-PIB is under design for bonding onto ATLAS Stavelets G. Blanchot, PH/ESE

  11. Noise Optimized Plug-in-Boards PROTO5 AMIS2 SM01B • Board size reduction down to 26mmx13.5mmx9mm. • Increased switching frequency: 2 MHz on AMIS2, 3 MHz on SM01B. • A custom coil has been developped with an industrial partner : 250nH that will stand straight onto the AMIS2 ASIC. • A custom shield is under development now: it aims to replace the 200um copper foil boxes with Cu coated plastic cases to be soldered directly onto the PCBs. • Efficiencies above 80% achieved. SM01B reaches 87% at 2A, and is still at 80% for 4A load current at nominal input voltage. Pgood SM01B Vout GND Vin Enable G. Blanchot, PH/ESE

  12. Shielding: Electric field Electric field coupling A A Electric field shield Coil FE ASIC Filters B C Bondings N3 B C • Electric field is mainly radiated by node N3: square wave of 10 V at switching frequency. • The field couples on the DC DC board filtered areas, on the output cables or traces and on the FE bondings. • The coupling is blocked very easily with the addition of a shielding case that segregates the filtered areas from the noisy areas on the DCDC board. • A plastic box with a very thin conductive layer is sufficient to provide E fied shielding. • The shield will reduce the conducted noise and also the couplings in the bondings. G. Blanchot, PH/ESE

  13. Shielding: Magnetic field Radiated Magnetic Field A A Coil FE ASIC Filters Coupled Magnetic Field Coupled Magnetic Field B C Bondings N3 B C • Magnetic field is mainly radiated by loops A and C and by the main coil L: triangular waves of up to 8A peak to peak at switching frequency with different emission spectrums for each loop. • The field couples on the DC DC board filtered areas, on the output cables or traces and on the FE board. • The coupling is mitigated with the addition of a shielding case that segregates the filtered areas from the noisy areas on the DCDC board. • To be effective, eddy currents must develop in the shield conductor material. At 2 MHz, δ = 50 µm of copper. The shielding effectiveness for Cu thickness from 10 µm to 100 µm will be studied. • The shield will reduce the conducted noise and also the couplings in the FE board. Radiated Magnetic Field G. Blanchot, PH/ESE

  14. Radiated Magnetic Field • Switching freq. = 1 MHz • L = 350 nH • Load = 1A. PROTO5 AMIS2 SM01B The radiated magnetic field is measured along X, Y and Z axes with a 1cm loop probe over a grid. The vector magnitude is computed. 5 1 3 1 G. Blanchot, PH/ESE

  15. AMIS2DCDC Conducted Noise ATLAS Limit ATLAS Limit Class A Limit Class A Limit Class B Limit Class B Limit To further mitigate the radiated fields, electric and magnetic near field couplings that take please within the DCDC board and its components were modeled. Based on this, noise cancelling routing and placement topologies were implemented onto a new generation of converters using the AMIS2 ASIC. On this, a shield is added. • Compared to Proto5: • AMIS2_DCDC has more than 20dB less CM noise, of about 300 nA at 3 MHz. • Switch Frequency is now 3 MHz: there are less harmonic peaks in the sensitive band. • Now complies with Class B with more than 20dB of margin. • The DM noise has also been reduced. • Barely visible. • Two peaks at 3MHz and 6 MHz only, with less than 300 nA amplitude. • Now complies with Class B with more than 25dB of margin. G. Blanchot, PH/ESE

  16. Optimized AMIS2 DCDC on UniGe Module • AMIS2_DCDC, shield: ENC Sigma • Reference: 560 32 • Conducted: 560 33 • Radiated Corner: 558 34 • Radiated Top: 614 38 Conducted noise test VCC and VDD are each powered from two different DCDC converter, without regulator on VCC. The AMIS2-PIB, induces 10% more noise with respect to the reference configuration, when two converters are place straight on top of the hybrids. The improvement is very significant, and is in line with the noise reduction observed on the reference test stand (CM and DM noise). Radiated noise at corner Radiated noise on top of hybrid G. Blanchot, PH/ESE

  17. SM01B (LT3605) Performance ATLAS Limit ATLAS Limit Class A Limit Class A Limit Class B Limit Class B Limit The LT3605 chip is used in SM01B. It integrates the switches and the control circuitry like in AMIS2. It includes two PLLs to improve the voltage tracking but that result in broader peaks. Regular layout applied, with the addition of a shield. • Compared to Proto5: • CM of SM01B is comparable to that one of Proto5. Beyond 10 MHz it is 10 dB lower. • Switch Frequency is now 2 MHz: there are half less harmonic peaks in the sensitive band. • Complies with class B except for the 4 MHz peak. • The DM noise has also been reduced. • 15 dB reduction at 2 MHz. • 10 dB attenuation beyond 10 MHz. • 4 MHz peak still exceeds Class B. G. Blanchot, PH/ESE

  18. SM01B DCDC on UniGe Module • SM01B shielded: ENC Sigma • Reference: 560 34 • 3cm on bonds: 563 33 • Radiated Top: 573 36 Reference noise • VCC and VDD are each powered from the same DCDC converter, with regulator on VCC for the analog power of the ABCN chips. • The SM01B, induces less than 2% more noise with respect to the reference configuration, when the converter is placed straight on top of the hybrids. • SM01B radiates more than AMIS2DCDC but less noise is observed: • 2 AMISDCDC vs1 SM01B. • Setups are slightly different: distance from DCDC to hybrid probably larger for SM01B. • No analog regulator for the AMIS2DCDC test. • It is in both cases an excellent performance for an extreme placement of converters. 3cm from bonds Radiated noise on top of hybrid G. Blanchot, PH/ESE

  19. Conclusions • The system tests performed at Liverpool and Geneva modules brought the necessary information to understand the critical noise sources and their coupling mechanisms. • As a result of this, an optimized PCB layout has been designed for the AMIS ASIC, with the addition of a shield enclosing the identified noise sources. • The noise optimized AMIS converters present a negligible level of noise on the reference test stands, with more than 20 dB improvement with respect to the previous prototype (Proto5). • The noise reduction observed on the test stand is confirmed when powering a front-end system: the noise increase in a critical placement is less than 10 % now with two AMIS2 and less than 2% using the SM01B and the ABCN regulator. • In similar conditions, the old Proto5 DCDC was inducing unacceptable levels of noise. • This validates the optimization methodology applied to the design of the new prototypes. • It validates the need for the shield. • The optimized design will be integrated onto supermodules, frame modules and stavelets currently under development. G. Blanchot, PH/ESE

More Related