1 / 44

Outline

Challenges and advantages making analog front-ends (for Silicon Strip Detectors) in deep submicron technologies Jan Kaplon. Outline. General requirements for silicon strip detectors electronics Technology scaling and its consequences Improving the open loop gain of amplifier stages

eandino
Download Presentation

Outline

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Challenges and advantages making analog front-ends (for Silicon Strip Detectors) in deep submicron technologiesJan Kaplon

  2. Outline • General requirements for silicon strip detectors electronics • Technology scaling and its consequences • Improving the open loop gain of amplifier stages • Motivations • Methods • Biasing in weak inversion as a solution for input stage • Motivations • Costs • Comparison between front end amplifiers designed for short strip (5 to 10pF detector capacitance) in 250 and 130(90)nm process • Architecture • Performance

  3. General requirements for the Front-End tracker electronics for SLHC detectors • Detector capacitance in the order of pF • Low power (<1mW/channel), low noise (S/N>15  ENC < 1500e-) (optimization of power for a minimum affordable noise level) • Collisions of particles every 25 ns  data time tagging to the given BCO (peaking times <25ns) • Low input impedance  efficient charge collection and low cross talk signals • Stability  required phase margin above 85 to 90 degree • Optimum PSRR (large systems, difficult to provide clean power supply) • Radiation hardness – doses >2×1014 N/cm2 (1MeV) and >10MRad (CMOS front end preferred)

  4. CMOS technology scaling • Technology scaling ; formerly proportional reduction of all transistor features size (tox, L, W) scaled together with voltage supply and vt threshold voltage (constant field scaling). Smaller feature size  higher integration scale, lower power consumption/higher speed etc. • Constant field scaling required proportional scaling of threshold voltage  this is limited by subthreshold slope of the MOS transistor (limit for minimum Vt >200mV) • Scaling today ; constant voltage scaling introducing short channel effects • mobility reduction(vertical and longitudinal field) • degradation of output conductance (channel length modulation, Drain Induced Barrier Lowering (decreasing of Vt for higher Vds))

  5. Comparison of basic analogue parameters for three generations of IBM CMOS processes Scaling advantages; higher ft, higher Ka Challenges for front end; lower Vdd (lower dynamic range), lower intrinsic transistor gain

  6. Motivations to increase open loop gain • Lowering input impedance of preamplifier • Better charge collection efficiency • Lower cross talk • PSRR (all single ended stages)

  7. Charge collection from silicon strip detectors, cross talk signals Optimal open loop gain preamplifier designed for 5 to 20pF detector capacitance is around 70 to 80dB (in order to provide cross talk less than 5%)

  8. Motivations to increase open loop gain • Lowering input impedance of preamplifier • Lower cross talk • Better charge collection efficiency • PSRR (all single ended stages)

  9. PSRR for single ended stage (1)

  10. PSRR for single ended stage (2) Loop gain Driving KU improves PSRR. All single ended stages should be designed as feedback amplifiers with high open loop gain.

  11. PSRR for single ended stage (3) Power supply disturbance (1V) seen at cascode output working in open loop configuration (red) and in transimpedance preamplifier (blue). 130nm version of front end.

  12. Basic configurations for gain boosting Intrinsic gain in 250nm ~70 V/V  we need 70 to 80dB (2000 to 10000 V/V)…

  13. Cascade • Two stage i.e. two pole circuit; needs to be stabilized • Significant gain after first stage; Miller effect in case of driving from high impedance (as for silicon detector)  not used as an preamplifier stage • PSRR defined by gain of first stage only • In 90 nm the gain of cascade is significantly degraded because of intrinsic transistor gain, some circuits which works in 250nm version shows bad PSRR characteristic

  14. Cascode; common source – common gate amplifier • single stage amplifier; one dominant pole • good PSRR • no Miller effect (low gain of common source stage) • If cascode load RL very high the overall gain KU comparable with cascade

  15. Regulated cascode • Cascode transistor controlled with common source amplifier • Higher output conductance of cascode; possible higher gain • GBW the same as for simple cascode

  16. Boosting bandwidth and gain in cascode • Extra current source to drain of M1  increase of gm1 • Direct impact on gain bandwidth • Gain changed according to output conductance of cascode and active load

  17. Active load for cascode stage (cascode load) • Amplification of rDS1 by gm2 • For our application; OK for 250nm, not sufficient for 130 & 90nm

  18. Active load for cascode stage (regulated cascode load) • Amplification of rDS1 by gm2 and gm3 • Used in 130 & 90nm versions of preamplifiers

  19. Biasing of the cascode • All, four, transistors must be in the saturation(VDS≥ VGS – VT) • Technology scaling  Vdd diminished from 2.5V in 250nm to 1.2V in 130nm and 90nm CMOS  possible problems with dynamic range • Solution  subthreshold operation (VGS ≈ VT) • Minimum VDS SAT for weak inversion roughly 5 UT (125mV)

  20. Biasing transistors in weak inversion; some consequences

  21. Impact of the inversion order on the speed of CMOS circuit Transit frequency ft as a function of inversion order for 250nm CMOS technology * For devices biased in weak inversion we never obtain highest possible speed of a given technology *C.Enz, “MOS transistor modeling for RF IC design”, IEEE J.Solid-State Circ., vol. 35, no. 2, pp.186-201)

  22. Noise of the active load (1) If all transistor in weak inversion the gm is defined only by current  all gm the same Increase of input series noise by ~40%!

  23. Noise of the active load (2) Resistive degeneration of gm works But we have to spend another ~100mV taken out from Vdd…

  24. Noise optimization in CR-RCn filters for multi-channel FE electronics (remainder) series parallel AFP Resistive feedback

  25. Transconductance in MOS transistor (EKV) Specific current WI/SI interpolation for If=ID/IS Transconductance: IBM 130nm NMOS L=300nm gm in weak inversion • Weak inversion provides highest transconductance at a given bias current • Some technologies report excess noise for devices in strong inversion • Conclusion; weak inversion in input transistor is good from the standpoint of power consumption/noise optimization

  26. Comparison of architectures and performances of front ends implemented in 250, 130 & 90nm processes

  27. Front end channel in IBM 250nm (ABCN250) 6 mV/fC tp 13 ns 36 mV/fC tp 18 ns 100 mV/fC tp 22 ns

  28. Front end channel in 130nm & 90nm technology (SCT short strips) 5.5 mV/fC tp 8 ns 30 mV/fC tp 18 ns 100 mV/fC tp 22 ns

  29. Preamplifiers open loop gain 90nm, 70dB, GBW=3.5GHz Iin=80uA 130nm, 80dB, GBW=2GHz Iin=80uA 250nm, 85dB, GBW=1.2GHz Iin=140uA

  30. Preamplifiers input impedances 250nm, 85dB, 330Ω @ 25MHz Iin=140uA 130nm, 330Ω@25MHz Iin=80uA 90nm, 380Ω @25mHz Iin=80uA In all cases the cross talk signals less than 3% Detector 1.5 pF to bulk + 2x 1.6 pF to neighbor

  31. PSRR * 1/PSRR 250nm, -3dBdB @ 25MHz Iin=140uA, Cin=5pF to GND 130nm, -0.5dB @ 25MHz Iin=80uA, Cin=5pF to GND *PSRR defined as the ratio of the 1V signal at the power supply line to the signal at the output. For two different front end one should also look at the charge gain! 90nm, +0.5dB @ 25MHz Iin=80uA, Cin=5pF to GND

  32. PSRR (2) • PSRR improves when: • Cin decreases (also in case of real detector when part of the detector capacitance is connected to neighboring channel) • Bias current increases (GBW increases  loop gain increases)

  33. Phase margin 90nm 130nm We want to have 90 degree for nominal input capacitance (5pF), this has impact on input impedance and PSRR but safety first.

  34. Linearity and dynamic range In 250nm version the dynamic range (limit in discriminator stage - might be adjusted) is about 12fC In 130nm and 90nm version linear range up to 6fC Difference caused by Vdd (2.5V in 250nm, 1.2V in 130nm and 90nm versions)

  35. Comparison of power consumption at constant ENC Comparison of power consumption done for Cdetector = 5pF, Ileakage=600nA and ENC = 800e-

  36. Conclusion • Big improvement in noise/power performance from 250nm to 130 and 90nm versions • Some improvements in AC characteristics due to higher bandwidth in newer technologies (better PSRR and input impedance). Differences in between 130nm and 90nm almost negligible. 90nm shows higher bandwidth but lower gain than 130nm. This has slight impact on differences between input impedance, PSRR and phase margin. • Dynamic range in 90nm and 130nm lower than in 250nm but still sufficient for tracking applications (6fC range with gain of 100mV/fC) • For 130nm and 90nm front end amplifiers we need 1.2V which is a nominal Vdd for those technologies. It means that the input voltage for on chip LDO must be higher than nominal. • Improvements between 250nm and 130/90nm in terms of noise/power performance due to: • Excess noise in 250nm (in the order of 30%) • Better transconductance parameter in 130/90nm • Higher ft (less power in buffer/shaper/discriminator stages)

  37. Addendum

  38. Principles of the silicon detectors for tracking applications • p-n junction reverse biased forms the detection zone • Ionization along the track of the high-energy particle • For 300µm Si detector the most probable signal is around 3.5fC (non-irradiated detector) • Electric field proportional to bias provides drifting of the created charge – induced current is readout by the Front-End electronics • Spatial resolution provided by the segmentation of the detector

  39. Reception of signals from silicon detector – basic configuration of the preamplifier • Charge sensitive preamplifier • Delta-Dirac current pulses integrated on feedback capacitance • Discharge provided by the feedback resistor (prevents saturation) • Mode of the preamplifier is defined by feedback time constant τF=RF×CF • τF comparable with the time constant of the shaper  transimpedance preamplifier • τF >> time constant of the shaper  charge amplifier

  40. Input impedance and cross-talk signals for charge and transimpedance amplifiers • Input impedance and cross-talk for amplifier with 83dB gain and 800MHz Gain Bandwidth Product (GBP) working in charge and transimpedance configuration

  41. Influence of GBP on preamplifier input impedance and cross-talk signals • 2 lower Gain-Bandwidth Product  2  higher input impedance and cross-talk signals

  42. Noise sources in MOS transistor • Noise spectra densities of the elementary noise sources: Channel thermal noise  Gate Induced Current noise (GIC): Channel thermal GIC noise correlation  Flicker (1/f) noise 

  43. Noise filtering in multi-channel FE electronics • CR-RCn continuous filters – simplicity and performance (1 high-pass + n low-pass stages) • ENC – Equivalent Noise Charge: Output Noise / Pulse Gain • tpeak defined by timing requirements, Cd defined by experiment  ENC optimised by controlling the series and parallel noise sources  choice of the optimal input device

  44. Noise optimization of the input transistor ENC series noise contribution of the input transistor as a function of device dimensions (IBM 130nm, input transistor NMOS L=300nm, detector capacitance 10pF )

More Related