290 likes | 429 Views
DBE Implementation for VLBA. Keith Morris & Matt Luce. CASPER2010 August 18 th , 2010. DBE Contributors. Haystack: Alan Hinton, Arthur Niell, Shep Doeleman, Mikael Taveniku, Christopher Beaudoin, Chester Ruszczyk, Russ McWhirter NRAO:
E N D
DBE Implementation for VLBA • Keith Morris & Matt Luce • CASPER2010 • August 18th, 2010
DBE Contributors • Haystack: • Alan Hinton, Arthur Niell, Shep Doeleman, Mikael Taveniku, Christopher Beaudoin, Chester Ruszczyk, Russ McWhirter • NRAO: • Doug Gerrard, Bob McGoldrick, Hichem Ben Frej, George Peck, Steve Durand, Jon Romney, Craig Walker, Mike Revnell, Walter Brisken, Keith Morris, Jim Jackson, Miguel Guerra, Matt Luce • CASPER • KAT
VLB A Current IF Processing • Four IFs • Eight sidebands • 2 sidebands (upper/lower) per IF • 16MHz per sideband • 128 Mbps peak data rate
VLBA Upgraded IF Processing • Single sideband • Up to Four IFs • 512MHz per IF • 4x128MHz sub-bands per IF • 16 total down-converters per DBE • 4096Mbps peak data rate
Synthesizer/Clock Distribution Board • Inputs • 5MHz reference (Maser) • GPS 1 PPS • Outputs: • 1024MHz (3 copies) • 1.5o RMS phase noise • 1 PPS (4 copies) • Buffers ALC control signals from ROACH
Automated Level Control (ALC) • Gain: -11dB to +20dB in 1dB steps • Optional 20dB fixed attenuator • 2 channels
DBE Framework/Infrastructure • Blue boxes are Haystack specific and will be replaced in the DDC personality
ALC: Raw sample capture • Accepts de-multiplexed samples from both ADC channels • Selectable IF0/IF1 capture • Output sample stream: • Up to 32768 time continuous samples of the raw ADC data • Two access methods: • File • Network socket
ALC: Power setting loop • Relative Power • Vrms to dBm • Adjust ALC linearly in dB
ALC Adjustment Range • Nominal Input power to the DBE: -33dBm.
DDC: Specifications • As per the VLBA sensitivity upgrade project book, the filters in the DDC personality must conform to the following: • Quantity: Eight DDCs per 512MHz wide channel • Tunable range: Within the 512MHz wide channel • Minimum tuning step: 1 Hz (center frequency specified). • Output truncation: Any number of bits between 1 and 8. • Decimated output rate: 128 kbits/s – 2048 Mbits/s. • Return to previous phase after switching to another frequency/bandwidth and back.