180 likes | 260 Views
Design Review SR BPM Upgrade. Tony Pietryla December 2, 2005. Prototype System Block Diagram. Receiver Interface Buffer Position and Intensity signals Receive control signals for receiver Two 14-bit ADCs Stratix II FPGA. Prototype Data Acquisition Chassis. Stratix II FPGA. 2 Channel ADC.
E N D
Design ReviewSR BPM Upgrade Tony Pietryla December 2, 2005
Prototype System Block Diagram • Receiver Interface • Buffer Position and Intensity signals • Receive control signals for receiver • Two 14-bit ADCs • Stratix II FPGA
Prototype Data Acquisition Chassis Stratix II FPGA 2 Channel ADC Coldfire IOC
Prototype Receiver Interface Backplane Receiver Receiver Interface Receiver Housing/Heatsink
Lab Test Setup • Tests performed with: • CW signal from generator, Dx & Dy terminated on receiver, or • 100Hz tone applied to ADC inputs
Lab Measurement – Calibration Data Scope Measurement: 14.35mV Measured Output: 14.74mV Scope Measurement: 2.82mV Measured Output: 2.96mV SRS DS360 Function Generator 100Hz Input directly into the ADC
Lab Noise Measurement – RMS Motion 1Hz – 1kHz • CW input using filter comparator and WJ receiver • Both delta inputs on receiver were terminated • 60Hz signal approximately 85nm rms.
Lab Noise Measurement – RMS Motion 200kHz – 44MHz • CW input using filter comparator and WJ receiver • Both delta inputs on receiver were terminated
Lab Measurement – Long Term Drift • CW input using filter comparator and WJ receiver • Both delta inputs on receiver were terminated • Result: 0.91mm pk-pk per 0.2 °C 4.10 mm pk-pk 0.9 °C pk-pk
Sector 38 (A:P3) Test Setup • The four button signals are combined then split to eliminate beam motion prior to the filter comparator
Beam Based Calibration • All resolution numbers and graphs were converted to mm using a calculated value of 14.28 mm/mV • Experiments were performed to determine the calibration of the prototype unit by changing a corrector and measuring the response • Measured response of S35A:P3, S37A:P3 and prototype connected to S38A:P3 buttons • Took average of S35A:P3 and S37A:P3 responses and applied to S38A:P3 • 14-bit ADC resolution = 122.07mV/count • Result: • Horizontal = 15.3 mm/mV • Vertical = 17.5 mm/mV
Single Bunch Fill Pattern – 1Hz to 1kHz • 5mA stored beam • Back-to-back splitters • 5 samples per bunch
24 Bunch Fill Pattern – 1Hz to 1kHz • 102mA stored beam • Back-to-back splitters • 4 samples per bunch
324 Bunch Fill Pattern – 1Hz to 1kHz • 102mA stored beam • Back-to-back splitters • All samples used
Long Term Drift – 24 Bunch Fill Pattern • Back-to-back splitters • 4 samples per bunch • Result: 0.93mm pk-pk per 0.2 °C 4.65mm pk-pk 1 °C pk-pk
Tcl/Tk Application for Manipulating Control Bits 4 samples Data portion of waveform Data portion of waveform
Original BPM Specification 1 24 Bunch or greater 2 Stored Beam, Single or Multiple Bunches 3 24 hours, ± 0.2 Celsius
BPM Upgrade Specification and Compliance Table 1 24 Bunch or greater 2 Stored Beam, Single or Multiple Bunches 3 24 hours, ± 0.2 Celsius