140 likes | 272 Views
San Jose State University Department of Electrical Engineering. EE 166 Project Spring 2003. Phase Frequency Detector (PFD). Prof. David Parent. Group Members: Marcella Grant Robert Shen Han Duong Jeremiah Martin. OUTLINE. Introduction Specifications Design Flow Results
E N D
San Jose State University Department of Electrical Engineering EE 166 Project Spring 2003 Phase Frequency Detector (PFD) Prof. David Parent Group Members: Marcella Grant Robert Shen Han Duong Jeremiah Martin
OUTLINE • Introduction • Specifications • Design Flow • Results • Conclusion
What is a PFD? • Component used in a PLL that compares two signals. • Evaluates Phase and Frequency • The output voltage gives the information of the phase and frequency differences of two signals.
Specifications • Process: AMI06 • Frequency: ≥ 200 MHz • Power: ≤ .25 Watts • Duty Cycle: 50% • VDD: 5 V • Inputs: 2 • Outputs: 2
Conclusion • Successfully Designed and Implemented PFD for our PLL project. • Met all Specifications.