80 likes | 220 Views
Wafer-Level Chip-Scale Packaging for Power Device Operating at High Temperature. C. Jia, J. Bardong, C. Gruber, M . Kraft, S. Grasser. CTR Carinthian Tech Research AG Competence Centre for Advanced Sensor Technologies. Enhanced Power Pilot Line.
E N D
Wafer-Level Chip-Scale Packaging for Power Device Operating at High Temperature C. Jia, J. Bardong, C. Gruber, M. Kraft, S. Grasser CTR Carinthian Tech Research AGCompetence Centre for Advanced Sensor Technologies
Enhanced Power Pilot Line • Energy efficient power semiconductor devices • Setting up technologies on 300mm wafers • Demonstration of strategically selected products and technologies
Motivation and Challenges • Packaging for devices working at 400°C+ • Vacuum packaging / hermetic sealing • Thermal stress reduction • Establishment of reliable electric connection • High packaging strength, good long-term reliability • Wafer-level process
Schematic View of the All-Si Package bonding frame Si / glass cap metalisation Si-island chip Si-island insulation (BOX) contact pads chip carrier flexible cliper
Hermeticaly sealed cavities of different Sizes P Si cap vacuum Dummy carrier Cross sectional view before annealing
Interferometriccharacterisation Downward deformation of the vacuum-indicating membrane confirms hermeticity Static deformation of a square silicon membrane after annealing at 600°C for 30h