1 / 15

Probe card preparation

Probe card preparation. Y. Kwon (Yonsei Univ.) for EQENG, Notice, & Yonsei . Contents. PIN layout & pad definition from CERN Probe pin layout plan Schematics for probe card circuit Transparent chuck under consideration. PAD layout. Total 103 pads to make contact. PAD size.

kacia
Download Presentation

Probe card preparation

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Probecard preparation Y. Kwon (Yonsei Univ.) for EQENG, Notice, & Yonsei

  2. Contents • PIN layout & pad definition from CERN • Probe pin layout plan • Schematics for probe card circuit • Transparent chuck under consideration

  3. PAD layout Total 103 pads to make contact

  4. PAD size We want dual pin contact for each pad.

  5. Needlelayout Invisible Chip

  6. Specification 0. Dual pins for each pad Pin A for external connection (power/ground/IO), Pin B to check pin contact with the pad 1. 103 x 2 = 206 pins. 2. 14 + 3 relays as switches when we decouple pin A and pin B 3. 8 LEDs to check probe card position by eye. 4. Contact status check at every 10 ms. 5. Contact status report by ethernet.

  7. Algorithm to check contact Disconnect power/input using relay. Send 1.8(V) logicpulse to each digital input pad via pin A and read pin B. If no pair read back, raise chuck via . If any pair reads back, 3. Start careful adjustment ’. 4. Send 1.8(V) sequential logic pulse to other digital input pad via pin A and read pin B. Raise ’ up until all input pad pairs read back. Send 1.8(V) sequential logic pulse to digital input pads via pin A and read pin B. (We will skip step 6 if we worry damage by electrical shock).

  8. 7. Raise ’ up until all input pad pairs read back. 8. FPGA pull down for power pin B, FPGA pull up for ground pin B. 9. Disconnect FPGA output for pin A. 10. Connect power. 11. Check FPGA pin status 12. Raise ’ up until all pin B status is OK. 13. Disconnect pin B for analog input. Use LED to display current status properly. FPGA flexibility enables variation of algorithm.

  9. Pin A Pin B Input

  10. Pin A Pin B Output

  11. Pin B’s Power

  12. Pin B’s Ground

  13. Transparent chuck?

  14. Chucks in preparation Optimum number of vacuum holes to be decided.

  15. Summary • Probe pin layout investigated. • Probe card schematics ready. • Transparent chuck in preparation.

More Related