360 likes | 539 Views
Today’s Subject. Continue on some basics on single-wall CNT----chiral length, angle and band gap; Other properties of CNT; Device applications; Growth of CNT; Si nanowires; Other nanowires; Growth Challenges. “Roll” Carbon Nanotube from Graphene. 2.
E N D
Today’s Subject • Continue on some basics on single-wall CNT----chiral length, angle and band gap; • Other properties of CNT; • Device applications; • Growth of CNT; • Si nanowires; • Other nanowires; • Growth Challenges.
“Roll” Carbon Nanotube from Graphene 2 Ch = n a1 + m a2(n, m); (n, m are integers; 0 m n). cos = Ch a1 / |Ch||a1|.
Examples of Band Structures 4 One-dimensional energy dispersion relations for (a) armchair (5, 5), (b) zigzag (9, 0), and (c) zigzag (10, 0) carbon nanotubes.
Multi Wall Tubes Multi-wall CNT TEM Image
Comparison of Other Materials to CNT Space Elevator CNT cable Super strong, light weight
Electronic Applications CNT transistor
Demonstration of CNT Memory Design http://www.nantero.com/index.html • Applied charge make CNT ribbons bend down to touch the substrate or bend up back to its original state. • Ribbon-up gives 'zero' and ribbon-down is 'one'.
Structure • Fabricated on a silicon wafer, CNT ribbons are suspended 100 nanometers above a carbon substrate layer.
Three Basic CNT Growth Methods C A B A: Laser ablation; B: Arc discharge; C: Catalytic chemical vapor deposition (CCVD). All currently known methods consist of some variant of one of these approaches.
Si Nanowires Ultrahigh piezoresistance of Si nanowire: sensor application, actuator, microscope cantilever, etc. A Si nanowire MOSFET
Si Nanowire Growth Vapor-Liquid-Solid mechanism Si nanowire growth. Difference between Si nanowire and CNT: CNT is hollow, but Si nanowire is solid with crystalline core.
Nanoelectronics – Now or Never?" IEDM Evening Panel Discussion, December 14, Session 26: 8:00 p.m. Continental Ballroom 6-9 Moderator: Mark Lundstrom, Purdue University "Nanoelectronics – Now or Never?" Traditional 'top-down' microelectronics has become nanoelectronics with device dimensions comparable to those being explored in the new field of ëbottom-up' nano- and molecular electronics. We use the terms, top-down and bottom-up, in a very general sense. Top-down refers to a way of thinking and building that begins at the macro (continuum) scale and pushes to the nanoscale. Bottom-up refers to a way of thinking and building that begins at the atomistic level and builds up to the nanoscale. The top-down approach has already delivered silicon MOSFETs with channel lengths of ~ 5nm, but scaling down device dimensions with commensurate increase in device and system performance is increasingly challenging. Bottom-up technology has demonstrated molecular switches, nanotube and nanowire FET's, NDR and single electron devices, and ultra-dense memory prototypes. Is bottom-up nanotechnology ready to address the industry's challenges, or is it still long-term research with essentially unpredictable outcomes? This panel will debate the question of what the intersection of top-down and bottom-up electronics will mean to semiconductor technology of the future.